Title :
Power Optimization In A Repeater-Inserted Interconnect Via Geometric Programming
Author :
Cheung, W.T. ; Wong, N.
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ.
Abstract :
We present an innovative geometric programming (GP) approach for minimizing the power dissipation of an interconnect with repeater insertion, subject to delay, bandwidth and area constraints. Repeater sizes and segment lengths are globally optimized in various technology nodes with respect to International Technology Roadmap for Semiconductors (ITRS). Relative power dissipation due to different power components is analyzed. We show that, on average, the power dissipation per unit length can be reduced by over 30% when the timing constraint is relaxed by 5%. The optimum number of repeaters is always given as an integer in our design flow. The relationships between power dissipation and respective design constraints are easily visualized in tradeoff curves. Additional design criteria, such as reliability of the interconnect delay against process variations, are easily incorporated into the optimization
Keywords :
circuit optimisation; geometric programming; integrated circuit interconnections; GP approach; design constraints; geometric programming; interconnect delay; power dissipation; power optimization; process variations; repeater-inserted interconnect; timing constraints; Bandwidth; Constraint optimization; Delay; Integrated circuit interconnections; Power dissipation; Power engineering and energy; Power system interconnection; Repeaters; Timing; Visualization; Design; Geometric Programming; Interconnect; Optimization; Power; Repeater;
Conference_Titel :
Low Power Electronics and Design, 2006. ISLPED'06. Proceedings of the 2006 International Symposium on
Conference_Location :
Tegernsee
Print_ISBN :
1-59593-462-6
DOI :
10.1109/LPE.2006.4271841