DocumentCode :
3038743
Title :
Core Test Wrapper Design to Reduce Test Application Time for Modular SoC Testing
Author :
Yi, Hyunbean ; Kundu, Sandip
Author_Institution :
Univ. of Massachusetts, Amherst, MA
fYear :
2008
fDate :
1-3 Oct. 2008
Firstpage :
412
Lastpage :
420
Abstract :
Conventional test access mechanism (TAM) and test wrappers of complex system-on-chip (SoC) designs do not adequately utilize the system resources available in the functional mode of operation. With the advent of network-on-chip (NoC), the internal data transaction bandwidth has risen dramatically. This increase does not automatically translate to benefits during test. In this paper, we present a core test wrapper which takes advantages of the functional interconnect bandwidth to improve test application efficiency. Experimental results clearly demonstrate the benefit of the proposed approach in improving test application time.
Keywords :
circuit testing; network-on-chip; system-on-chip; NoC; complex system-on-chip design; conventional test access mechanism; core test wrapper design; data transaction bandwidth; functional interconnect bandwidth; modular SoC testing; network-on-chip; system resources; Automatic testing; Bandwidth; Fault tolerant systems; Intellectual property; Network-on-a-chip; Protocols; System testing; System-on-a-chip; USA Councils; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance of VLSI Systems, 2008. DFTVS '08. IEEE International Symposium on
Conference_Location :
Boston, MA
ISSN :
1550-5774
Print_ISBN :
978-0-7695-3365-0
Type :
conf
DOI :
10.1109/DFT.2008.13
Filename :
4641198
Link To Document :
بازگشت