DocumentCode :
3038903
Title :
Delay Fault Testability on Two-Rail Logic Circuits
Author :
Namba, Kazuteru ; Ito, Hideo
Author_Institution :
Grad. Sch. of Adv. Integration Sci., Chiba Univ., Chiba
fYear :
2008
fDate :
1-3 Oct. 2008
Firstpage :
482
Lastpage :
490
Abstract :
The importance of redundant technologies for improving dependability and delay fault testability are growing. This paper presents properties of a class of redundant technologies, namely two-rail logic, and discusses testability of path delay faults occurring on two-rail logic circuits. The paper reveals the following characteristics of two-rail logic circuits: While the number of paths in two-rail logic circuits is just twice that in ordinary single-rail logic circuits, the number of robust testable path delay faults in two-rail logic circuits is twice or more that in the single-rail logic circuits. This suggests two-rail logic circuits are more testable than ordinary single-rail logic circuits. On two-rail logic circuits, path delay faults are always functional sensitizable and may be robust testable. Even if faults that no codeword input vectors functionally sensitize occur, the circuits are still strongly fault secure for unidirectional stuck-at faults as well as they work correctly.
Keywords :
fault tolerant computing; logic circuits; delay fault testability; fault security; path delay faults; single-rail logic circuits; two-rail logic circuits; unidirectional stuck-at faults; Circuit faults; Circuit testing; Delay; Error correction; Logic circuits; Logic testing; Manufacturing; Robustness; System testing; Very large scale integration; functional sensitizability; path delay fault; testability; two-rail logic circuit;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance of VLSI Systems, 2008. DFTVS '08. IEEE International Symposium on
Conference_Location :
Boston, MA
ISSN :
1550-5774
Print_ISBN :
978-0-7695-3365-0
Type :
conf
DOI :
10.1109/DFT.2008.19
Filename :
4641206
Link To Document :
بازگشت