DocumentCode :
3038959
Title :
Defect-Tolerant Hybrid CMOS/Nanoelectronic Circuits
Author :
Likharev, Konstantin K.
Author_Institution :
Stony Brook Univ., Stony Brook, NY
fYear :
2008
fDate :
1-3 Oct. 2008
Firstpage :
504
Lastpage :
504
Abstract :
Summary form only given. This paper reviews recent work on devices, circuits and defect-tolerant architectures for hybrid semiconductor/nanodevice integrated circuits. Such a circuit is essentially a CMOS stack with a simple add-on in the form of a nanowire crossbar, with similar two-terminal devices (with the functionality of programmable diodes) formed at each crosspoint. Special attention was given to the so-called "CMOL" variety of the hybrids, in which the crossbar is connected to the CMOS circuit with an area-distributed interface. Such interface allows the CMOS subsystem to address each and every of the crosspoint devices, even with no nanoscale alignment between the CMOS and crossbar subsystems. The recent detailed studies have shown CMOL may enable (at least) the following applications: (i) terabit-scale memories with access time below 100 ns and defect tolerance up to 10%, (ii) FPGA-like reconfigurable logic circuits with even higher (~20%) defect tolerance, and the density at least two orders of magnitude lower than that of CMOS FPGAs fabricated with similar design rules and power per unit area, and (iii) mixed-signal neuromorphic networks ("CrossNets") which may exhibit extraordinary defect tolerance (up to 90%) and provide unparalleled performance for some important information processing tasks. Recently, the hybrid circuit concept has received a strong boost from the experimental demonstrations of reproducible crosspoint devices (programmable diodes) based on amorphous silicon, and nanowire crossbars with 15-nm-scale half-pitch. However, the transfer of semiconductor IC industry to the hybrid technology still requires a very substantial effort, and the paper describes the most significant challenges on that way. References may be found at http://rsfql.physics.sunysb.edu/~likharev/nano/.
Keywords :
CMOS integrated circuits; hybrid integrated circuits; integrated circuit reliability; nanoelectronics; nanowires; CMOL; CMOS stack; CrossNets; amorphous silicon; defect-tolerant hybrid CMOS-nanoelectronic circuits; hybrid semiconductor-nanodevice integrated circuit; hybrid technology; mixed-signal neuromorphic network; nanowire crossbar; programmable diode; two terminal device; CMOS logic circuits; CMOS memory circuits; CMOS process; Field programmable gate arrays; Hybrid integrated circuits; Information processing; Nanoscale devices; Neuromorphics; Reconfigurable logic; Semiconductor diodes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance of VLSI Systems, 2008. DFTVS '08. IEEE International Symposium on
Conference_Location :
Boston, MA
ISSN :
1550-5774
Print_ISBN :
978-0-7695-3365-0
Type :
conf
DOI :
10.1109/DFT.2008.72
Filename :
4641209
Link To Document :
بازگشت