DocumentCode :
3039576
Title :
NBTI life time of a high voltage PMOS FET
Author :
Jia, J.Y. ; Fengliang Xue ; Liu, Peng ; Tien, Jon ; Cai, Anni ; Dhaoui, Fethi ; Singaraju, Pavan ; Hawley, Frank ; McCollum, John
Author_Institution :
Microsemi Corp., San Jose, CA, USA
fYear :
2013
fDate :
15-19 July 2013
Firstpage :
678
Lastpage :
681
Abstract :
We present a study on NBTI life time for high voltage PMOS transistors. These devices are used in erasing and programming control circuits for a floating-gate flash based FPGA array fabricated with a 65nm embedded process. NBTI stress tests were performed with different gate biases and at different temperatures. Life time model parameters, such as voltage acceleration factor and activation energy, were obtained from the tested results. NBTI device life time was assessed against product requirements. A 50 times (50X) margin in life time was estimated for our baseline process, based on DC stress data. Longer AC life time is seen due to recovery of device degradation. This allows even more margin for the real operation. Interface trap and positive charge contributions to the observed Vt shift were separated from a recovery study. It is observed that interface traps can be recovered either partially or completely depending on the recovery temperature. Positive charges can only be partially recovered at positive gate biases. To further improve NBTI lifetime margin against product requirement, LDD doping was increased and optimized. We are able to further improve HV PMOS device performance in this regard.
Keywords :
MOSFET; field programmable gate arrays; flash memories; interface states; negative bias temperature instability; semiconductor device models; semiconductor device reliability; semiconductor device testing; semiconductor doping; stress analysis; AC life time; DC stress data; HV PMOS device performance; LDD doping; NBTI device life time; NBTI stress test; activation energy; baseline process; device degradation recovery; erasing-programming control circuits; floating-gate flash-based FPGA array; gate bias; high-voltage PMOS FET; interface trap; life time model parameter; positive charge contribution; product requirements; recovery temperature; size 65 nm; voltage acceleration factor; Acceleration; Decision support systems; Degradation; Failure analysis; Integrated circuits; Stress; Temperature measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2013 20th IEEE International Symposium on the
Conference_Location :
Suzhou
ISSN :
1946-1542
Print_ISBN :
978-1-4799-1241-4
Type :
conf
DOI :
10.1109/IPFA.2013.6599251
Filename :
6599251
Link To Document :
بازگشت