DocumentCode :
3039773
Title :
Effect of via geometry on thermal stress in dual-damascene Cu interconnects
Author :
Chen, Luo-nan ; Li, Chenchen J.
Author_Institution :
Sch. of Mater. Sci. & Eng., Univ. of Sci. & Technol. Beijing, Beijing, China
fYear :
2013
fDate :
15-19 July 2013
Firstpage :
712
Lastpage :
715
Abstract :
The thermal stress in dual-damascene Cu interconnects with different via geometry and dielectric materials combination was simulated using the finite element method. The simulation results are presented to show that a small via linked to a wide and large Cu block increases the risk of electro-migration and stress migration failure. Vias in cylinders will drastically reduce thermal stress of the entire structure which is prone to undertake shear strain and increase, to some extent, the thermal stress level on the top plane of lower Cu block simultaneously. The thermal stress distribution is sensitive to the structure, especially when low-A materials are involved. Partial combination of dielectric materials such as SiO2 and SiLK is not expected to change the thermal stress distributions obviously.
Keywords :
copper; dielectric materials; electromigration; finite element analysis; geometry; integrated circuit interconnections; simulation; thermal stresses; Cu; dielectric materials; dual-damascene Cu interconnects; electromigration; finite element method; geometry; simulation; stress migration failure; thermal stress distributions; Failure analysis; Integrated circuits; Three-dimensional displays; Xenon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2013 20th IEEE International Symposium on the
Conference_Location :
Suzhou
ISSN :
1946-1542
Print_ISBN :
978-1-4799-1241-4
Type :
conf
DOI :
10.1109/IPFA.2013.6599260
Filename :
6599260
Link To Document :
بازگشت