DocumentCode :
3040222
Title :
An integrated circuit for speech synthesis
Author :
Wiggins, Richard
Author_Institution :
Texas Instruments Incorporated, Dallas, Texas
Volume :
5
fYear :
1980
fDate :
29312
Firstpage :
398
Lastpage :
401
Abstract :
Stringent requirements concerning vocabulary size, cost and speech quality were imposed on the voice response system for a low cost consumer product. In order to satisfy these requirements a one chip speech synthesizer based on the technique of linear prediction was designed. This PMOS synthesizer circuit contains a pipelined multiplier, an adder, and several shift registers contained in a special purpose processing architecture. Combined with the proper computational ordering, this allows an efficient implementation of the all-pole lattice filter. The synthesizer input is a bit stream specifying the parameters of energy, pitch and 10 reflection coefficients.
Keywords :
Adders; Computer architecture; Consumer products; Costs; Integrated circuit synthesis; Lattices; Shift registers; Speech synthesis; Synthesizers; Vocabulary;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '80.
Type :
conf
DOI :
10.1109/ICASSP.1980.1170897
Filename :
1170897
Link To Document :
بازگشت