Title :
Performance Analysis of Energy-Efficient BBPLL-Based Sensor-to-Digital Converters
Author :
Van Rethy, J. ; Danneels, Hans ; Gielen, G.
Author_Institution :
Dept. of Electr. Eng.-ESAT, KU Leuven, Leuven, Belgium
Abstract :
Highly digital-oriented architectures for sensor interfaces are very interesting for their high energy efficiency, especially in smaller CMOS technologies which offer low-voltage design. This paper presents the analysis of a Bang-Bang Phase-Locked Loop Sensor-to-Digital Converter (BBPLL SDC). The highly digital-oriented BBPLL offers advantages such as the low chip area, excellent scalability towards smaller technologies, robustness towards process variations and low-voltage possibilities, making this architecture very interesting for energy-efficient applications. Theoretical analysis of the structure shows that the BBPLL SDC resembles a -modulator with first-order quantization noise shaping due to the frequency-to-phase conversion of the oscillators. Oscillator phase noise however plays an important role in the analysis and limits the SNR in practical implementations. To validate the theoretical analysis, a state-variable-based non-linear Matlab model has been developed, including non-idealities such as phase noise, non-linearity and mismatch. Based on practically achievable phase noise values of state of the art oscillators, simulations show that resolutions up to 110 dB can be achieved. An estimation of the power consumption of the oscillators, based on state of the art figures, results in energy-efficient designs beyond the state of the art with moderate resolutions of 40-80 dB SNR, while high resolutions of 80-110 dB demand higher power consumption in the oscillators, resulting in designs with lower energy efficiency, but still competitive with the current state of the art. A design strategy for both an energy-efficient and a high-performance BBPLL SDC is provided.
Keywords :
CMOS digital integrated circuits; integrated circuit design; oscillators; phase locked loops; phase noise; power consumption; sigma-delta modulation; CMOS technology; bang-bang phase-locked loop sensor-to-digital converter; digital-oriented BBPLL; digital-oriented architectures; energy-efficient BBPLL SDC; energy-efficient BBPLL-based sensor-to-digital converters; energy-efficient designs; first-order quantization noise shaping; high-performance BBPLL SDC; low-voltage design; low-voltage possibility; oscillator frequency-to-phase conversion; oscillator phase noise; oscillator power consumption; phase noise value; process variations; sensor interfaces; state-variable-based nonlinear Matlab model; theoretical analysis; Mathematical model; Phase noise; Quantization; Radiation detectors; Signal to noise ratio; BBPLL; energy-efficient; frequency/time-based; sensor-to-digital conversion;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2013.2239097