DocumentCode :
3040540
Title :
Fully-pipelined VLSI architectures for the kinematics of robot arm manipulators
Author :
Lee, Jeong-A ; Kim, Kiseon
Author_Institution :
Dept. of Electr. Eng., Houston Univ., TX, USA
fYear :
1992
fDate :
1-3 April 1992
Firstpage :
80
Lastpage :
86
Abstract :
A set of VLSI architectures for robot direct kinematics computation is presented. The homogeneous link transformation matrix is decomposed into products of translation/rotation matrices, each of which is implemented via an augmented CORDIC as a processing element. A specific scheme is proposed for a six-link robot kinematics processor utilizing full pipelining at the macro level and parallel redundant arithmetic and full pipelining at the micro level. The performance of the scheme is analyzed with respect to the time to compute one location of the end-effector of a six-link manipulator and the number of transistors required. This scheme is assessed to produce a single-chip VLSI utilizing state-of-the-art MOS technology. A comparison table shows that the CORDIC-based robotics processor is a prospective solution in VLSI to be used for a wide range of kinematic calculation requirements.<>
Keywords :
VLSI; computerised control; logic design; parallel architectures; robots; VLSI architectures; homogeneous link transformation matrix; kinematics; robot arm manipulators; robot direct kinematics computation; six-link robot kinematics processor; Arithmetic; Computer architecture; Costs; Design optimization; Manipulators; Matrix decomposition; Performance analysis; Pipeline processing; Robot kinematics; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications, 1992. Conference Proceedings., Eleventh Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ, USA
Print_ISBN :
0-7803-0605-8
Type :
conf
DOI :
10.1109/PCCC.1992.200541
Filename :
200541
Link To Document :
بازگشت