DocumentCode :
3040893
Title :
Stochastic nanoscale addressing for logic
Author :
Rachlin, Eric ; Savage, John E.
Author_Institution :
Dept. of Comput. Sci., Brown Univ., Providence, RI, USA
fYear :
2010
fDate :
17-18 June 2010
Firstpage :
59
Lastpage :
64
Abstract :
In this paper we explore the area overhead associated with the stochastic assembly of nanoscale logic. In nanoscale architectures, stochastically assembled nanowire decoders have been proposed as a way of addressing many individual nanowires using as few photolithographically produced mesoscale wires as possible. Previous work has bounded the area of stochastically assembled nanowire decoders for controlling nanowire crossbar-based memories. We extend this analysis to nanowire crossbar-based logic and bound the area required to supply inputs to a nanoscale circuit via mesoscale wires. We also relate our analysis to the area required for stochastically assembled signal-restoration layers within nanowire crossbar-based logic.
Keywords :
logic circuits; memory architecture; stochastic processes; nanoscale architectures; nanoscale circuit; nanoscale logic; nanowire crossbar-based logic; nanowire crossbar-based memories; nanowires; photolithographically produced mesoscale wires; stochastic assembly; stochastic nanoscale addressing; stochastically assembled nanowire decoder; stochastically assembled signal-restoration layers; Assembly; Computer aided manufacturing; Computer architecture; Computer science; Decoding; Encoding; Logic circuits; Signal analysis; Stochastic processes; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2010 IEEE/ACM International Symposium on
Conference_Location :
Anaheim, CA
Print_ISBN :
978-1-4244-8020-3
Type :
conf
DOI :
10.1109/NANOARCH.2010.5510926
Filename :
5510926
Link To Document :
بازگشت