Title :
A partitioning approach to design fault-tolerant arithmetic arrays
Author :
Chen, Thou-Ho ; Chen, Liang-Gee ; Jehng, Yeu-Shen
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Abstract :
An alternative fault-tolerant design in VLSI-based arithmetic arrays using the partitioning technique is presented. The basic concept is that the arithmetic array can be divided into m parts and its operation can be completed through m iterative calculations with some one part. By taking three such parts with a majority-voting technique at each iteration, error correction can be achieved through m-step computations. This leads to the same fault tolerance capability as triple modular redundancy (TMR). The overheads of chip area and operation time are only introduced by multiplexers, latches, and voters and can be reduced by selecting an appropriate value of m. Based on the AT/sup 2/ (where A is the chip area and T is the operation time) measure of VLSI performance, the proposed design is shown to be superior to the general TMR method. Some application-specified tradeoffs between speed performance and area cost are also presented.<>
Keywords :
VLSI; circuit layout CAD; digital arithmetic; fault tolerant computing; VLSI-based arithmetic arrays; area cost; error correction; fault-tolerant arithmetic arrays; latches; m-step computations; majority-voting; multiplexers; partitioning approach; speed performance; triple modular redundancy; voters; Area measurement; Arithmetic; Costs; Error correction; Fault tolerance; Multiplexing; Redundancy; Semiconductor device measurement; Time measurement; Very large scale integration;
Conference_Titel :
Computers and Communications, 1992. Conference Proceedings., Eleventh Annual International Phoenix Conference on
Conference_Location :
Scottsdale, AZ, USA
Print_ISBN :
0-7803-0605-8
DOI :
10.1109/PCCC.1992.200588