Title :
Robust Wafer-Level Thin-Film Encapsulation of Microstructures using Low Stress PECVD Silicon Carbide
Author :
Rajaraman, V. ; Pakula, L.S. ; Pham, H.T.M. ; Sarro, P.M. ; French, P.J.
Author_Institution :
Electron. Instrum. Lab., Delft Univ. of Technol., Delft
Abstract :
This paper presents a new low-cost, CMOS-compatible and robust wafer-level encapsulation technique developed using a stress-optimised PECVD SiC as the capping and sealing material, imparting harsh environment capability. This technique has been applied for the fabrication and encapsulation of a wide variety of surface- and thin-SOI microstructures that included microcavities, RF switches and various accelerometers. Advantages of our technique are its versatility, smaller footprint, reduced chip thickness and process complexity, post-CMOS batch processing capability and added functionality due to the possibility of integrating additional electrodes for MEMS. Besides fabrication details, this work also discusses related design aspects for large-area MEMS and demonstrates the encapsulation results. Successfully encapsulation of device geometries as large as 955times827 mum2 has been achieved.
Keywords :
CMOS integrated circuits; circuit complexity; encapsulation; integrated circuit design; micromechanical devices; silicon compounds; silicon-on-insulator; thin films; RF switches; SiC; accelerometer; electrodes; low stress PECVD silicon carbide; microcavities; post-CMOS batch processing; silicon-on-insulator; thin-SOI microstructures; wafer-level thin-film encapsulation; Encapsulation; Fabrication; Microcavities; Micromechanical devices; Microstructure; Robustness; Sealing materials; Semiconductor thin films; Silicon carbide; Stress;
Conference_Titel :
Micro Electro Mechanical Systems, 2009. MEMS 2009. IEEE 22nd International Conference on
Conference_Location :
Sorrento
Print_ISBN :
978-1-4244-2977-6
Electronic_ISBN :
1084-6999
DOI :
10.1109/MEMSYS.2009.4805338