Title :
A subthreshold single ended I/O SRAM cell design for nanometer CMOS technologies
Author :
Singh, Jawar ; Mathew, Jimson ; Pradhan, Dhiraj K. ; Mohanty, Saraju P.
Author_Institution :
Dept. of Comput. Sci., Univ. of Bristol, Bristol
Abstract :
Lowering supply voltage is an effective technique for power reduction in memory design, however traditional memory cell design fails to operate, as shown in [3], [10], at ultra-low voltages. Therefore, to operate cells in the subthreshold regime, new cell structures needs to be explored. Towards this, we present a single-ended I/O (SEIO) bit-line latch style 7-transistor static random access memory (SRAM) cell (7T-LSRAM) as an alternative for nanometer CMOS technology which can function in ultra-low voltage regime. Compared to existing 6-transistor (6T) cell or 10-transistor cell design, the proposed cell has 2X improved read stability and 36% better write-ability at lower supply voltage. Furthermore, the 7T-LSRAM has improved process variation tolerance. The area analysis shows that there is 18% increase in area penalty compared to the standard 6T cell, however the improved performance and process variation tolerance could justify the overhead.
Keywords :
CMOS digital integrated circuits; SRAM chips; 7-transistor static random access memory cell; memory cell design; nanometer CMOS technologies; single-ended bit-line latch style; subthreshold single ended I-O SRAM cell design; CMOS technology; Circuits; Computer science; Design engineering; Feedback; Inverters; Power engineering and energy; Random access memory; Semiconductor device noise; Threshold voltage;
Conference_Titel :
SOC Conference, 2008 IEEE International
Conference_Location :
Newport Beach, CA
Print_ISBN :
978-1-4244-2596-9
Electronic_ISBN :
978-1-4244-2597-6
DOI :
10.1109/SOCC.2008.4641520