DocumentCode
3044247
Title
A novel digital PLL with good performance and very small area
Author
Zhihong, Luo ; On, Au Yeung ; Lau, Benjamin ; Law, Henry
Author_Institution
Design Enablement, GLOBALFOUNDRIES, Singapore, Singapore
fYear
2011
fDate
12-14 Dec. 2011
Firstpage
118
Lastpage
123
Abstract
A novel digital PLL(Phase Locked Loop) is presented in this paper. It uses three types of digital delay control methods, including delay cell number adjust, delay cell load adjust and cycle control to digitally control the DCO(Digitally Controlled Oscillator) output clock frequency, so as to get wider frequency range and smaller jitter. This PLL uses NAND gate as the basic delay cell, which can completely reset DCO in a very short time, and prevent the jitter accumulation. It uses binary search to achieve fast lock and uses shift chain to get better input clock jitter tolerance. This digital PLL has been silicon validated in GLOBALFOUNDRIES 65nmG process. Its chip area is only 5255μm2, DCO´s frequency have a wide range between 550MHz to 2.45GHz. Its total power is around 1.0mW when DCO´s frequency is 1.0GHz. This PLL can be locked very fast in 25 divided reference clock cycles, and its output clock jitter is smaller than 40ps.
Keywords
UHF oscillators; digital phase locked loops; DCO output clock frequency; cycle control; delay cell load adjust; delay cell number adjust; digital PLL; digital delay control methods; digital phase locked loop; digitally controlled oscillator output clock frequency; frequency 550 GHz to 2.45 GHz; input clock jitter tolerance; jitter accumulation; power 1.0 mW; Clocks; Delay; Frequency measurement; Generators; Jitter; Oscillators; Phase locked loops; Cycle control; DCO; DPFD; Jitter; PLL;
fLanguage
English
Publisher
ieee
Conference_Titel
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location
Singapore
Print_ISBN
978-1-61284-863-1
Type
conf
DOI
10.1109/ISICir.2011.6131893
Filename
6131893
Link To Document