DocumentCode :
3044262
Title :
Test of RAM-based FPGA: methodology and application to the interconnect
Author :
Renovell, M. ; Figueras, J. ; Zorian, Y.
Author_Institution :
LIRMM-UM, Montpellier, France
fYear :
1997
fDate :
27 Apr-1 May 1997
Firstpage :
230
Lastpage :
237
Abstract :
This paper proposes a methodology for testing RAM-based FPGA taking into account the configurability of such flexible devices. Two different approaches with different objectives are identified: the Manufacturing Test Procedure and the User Test Procedure. The proposed method is used to generate a Manufacturing Test Procedure targeting the Interconnect Structure of RAM-based FPGA. It is demonstrated that a set of only 3 Test Configurations called the Orthogonal, the Diagonal-1 and Diagonal-2 Test Configurations suffice to make 100% of the considered realistic fault set non-redundant. Then the test of each configuration is shown equivalent to the test of classical buses. The final proposed Manufacturing Test Procedure present a constant number of Test Configurations (3) and very short Test Sequences
Keywords :
field programmable gate arrays; integrated circuit interconnections; logic testing; random-access storage; RAM-based FPGA; diagonal-1 test configuration; diagonal-2 test configuration; interconnect; manufacturing test procedure; orthogonal test configuration; user test procedure; Circuit faults; Circuit testing; Field programmable gate arrays; Integrated circuit interconnections; Logic circuits; Logic testing; Manufacturing; Programmable logic arrays; Read-write memory; Sequential analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1997., 15th IEEE
Conference_Location :
Monterey, CA
ISSN :
1093-0167
Print_ISBN :
0-8186-7810-0
Type :
conf
DOI :
10.1109/VTEST.1997.600278
Filename :
600278
Link To Document :
بازگشت