Title :
A voltage management technique for low-power domino circuits
Author :
Cheng, Ching-Hwa
Author_Institution :
Dept. of ECE, Feng-Chia Univ., Taichung, Taiwan
Abstract :
A low power voltage management technique is proposed to reduce power consumption Exploiting a clock control and charge sharing mechanisms, rising voltage and scalable voltages allow domino circuits have low power consumption with performance management ability. A test chip uses TSMC 0.13μm CMOS technology has been successfully validated to achieve 68% dynamic power consumption and 15% static power consumption, respectively.
Keywords :
CMOS logic circuits; low-power electronics; CMOS technology; TSMC; charge sharing mechanisms; clock control; low-power domino circuits; power consumption reduction; size 0.13 mum; voltage management technique; Clocks; Delay; Design automation; Logic gates; Power demand; Semiconductor device measurement; Voltage control;
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
DOI :
10.1109/ISICir.2011.6131902