Title :
A fast and accurate gate-level transient fault simulation environment
Author :
Cha, Hungse ; Rudnick, Elizabeth M. ; Choi, Gwan S. ; Patel, Janak H. ; Iyer, Ravishankar K.
Author_Institution :
Center for Reliable & High-Performance Comput., Illinois Univ., Urbana, IL, USA
Abstract :
Mixed analog and digital mode simulators have been available for accurate transient fault simulation. However, they are not fast enough to simulate a large number of transient faults on a relatively large circuit in a reasonable amount of time. The authors describe a gate-level transient fault simulation environment which has been developed based on realistic fault models. The simulation environment uses a timing fault simulator as well as a zero-delay parallel fault simulator. The timing fault simulator uses high level models of the actual transient fault phenomenon and latch operation to accurately propagate the fault effects to the latch outputs, after which point the zero-delay parallel fault simulator is used to speed up the simulation without any loss in accuracy. The simulation environment is demonstrated on ISCAS-89 sequential benchmark circuits.
Keywords :
sequential circuits; ISCAS-89 sequential benchmark circuits; fault models; gate-level transient fault simulation environment; high level models; latch operation; latch outputs; timing fault simulator; zero-delay parallel fault simulator; Analog computers; Application software; Circuit faults; Circuit simulation; Computational modeling; Electromagnetic transients; Hardware; Latches; Single event upset; Timing;
Conference_Titel :
Fault-Tolerant Computing, 1993. FTCS-23. Digest of Papers., The Twenty-Third International Symposium on
Conference_Location :
Toulouse, France
Print_ISBN :
0-8186-3680-7
DOI :
10.1109/FTCS.1993.627334