DocumentCode :
3045630
Title :
Efficient pipelined VLSI architectre with dual scanning method for 2-D lifting-based Discrete Wavelet Transform
Author :
Darji, Anand ; Merchant, S.N. ; Chandorkar, A.N.
Author_Institution :
Electr. Eng. Dept., Indian Inst. of Technol. Bombay, Powai, India
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
329
Lastpage :
331
Abstract :
In this paper, we describe a high speed, memory efficient, very low power and dual memory scan based pipelined VLSI architecture for 2-D Discrete Wavelet Transform (DWT) based on Legall 5/3 filter. Proposed architecture consists of two 1-D pipelined architectures along with transpose unit (TU). Architecture consumes two inputs per clock cycle and produces two outputs per cycle. Moreover dual scan technique is employ to enhance throughput with 100% hardware utilization efficiency without significant increase in power. This architecture uses 2N on chip buffer and five transpose register to process single level 2-D DWT of image size of N×N. RTL (Register Transfer Level) is written using VHDL and netlist is compiled using Synopsys Design Vision using UMC 180 nm MMRF technology cell library. After formal verification netlist is imported to cadence Soc encounter for GDS-II file generation for (Application Specific Integrated Circuit) ASIC. Simulation results show positive slack with 200 Mhz frequency. Core area of proposed architecture is only 0.73 mm2 with low power consumption such as 13.38 mw.
Keywords :
VLSI; discrete wavelet transforms; hardware description languages; high-speed integrated circuits; integrated memory circuits; low-power electronics; system-on-chip; 2D discrete wavelet transform; ASIC; GDS-II file generation; Legall 5/3 filter; SOC; UMC MMRF technology cell library; VHDL; application specific integrated circuit; dual memory scan based pipelined VLSI architecture; dual scanning method; frequency 200 MHz; pipelined VLSI architectre; power 13.38 mW; register transfer level; size 180 nm; synopsys design vision; transpose unit; Clocks; Computer architecture; Discrete wavelet transforms; Microprocessors; System-on-a-chip; ASIC; DWT; Dyanamic Power; JPEG 2000; RTL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
Type :
conf
DOI :
10.1109/ISICir.2011.6131963
Filename :
6131963
Link To Document :
بازگشت