Title :
A low-cost and high-throughput architecture for H.264/AVC integer transform by using four computation streams
Author :
Chen, Yuan-Ho ; Chang, Tsin-Yuan ; Lu, Chih-Wen
Author_Institution :
Dept. of Eng. & Syst. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
In this paper, a four paths H.264/AVC integer transform, which employs four computation paths to achieve a high throughput rate and is implemented by a using single one-dimensional (1-D) DCT core with one transpose memory (TMEM) to reduce the area cost, is proposed. The proposed 1-D integer transform can calculate first-dimensional (1st-D) and second-dimensional (2nd-D) transformations simultaneously in four parallel streams. The two-dimensional (2-D) integer transform utilizes a single 1-D transform core and one TMEM. Therefore, a high throughput rate and a low area cost are achieved in the proposed 2-D transform core. To evaluate the circuit performance of the proposed integer transform, the transform core is implemented in a TSMC 0.18-μm CMOS process. The proposed transform core can achieve a high throughput rate of 1 G-pels/s with only 17.7 K gate area.
Keywords :
CMOS integrated circuits; data compression; transforms; video coding; video streaming; 1D DCT core; 2-D integer transform; H.264-AVC integer transform; TMEM; TSMC CMOS process; high-throughput architecture; low-cost architecture; one-dimensional DCT core; second-dimensional transformations; size 0.18 mum; transpose memory; two-dimensional integer transform; Computer architecture; Discrete cosine transforms; Hardware; Logic gates; Multiplexing; Throughput; DA-based; H.264/AVC; Integer transform; Simultaneous operation; four paths;
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
DOI :
10.1109/ISICir.2011.6131976