DocumentCode :
3045903
Title :
An all-digital DLL with dual-loop control for multiphase clock generator
Author :
Lo, Yu-Lung ; Chou, Pei-Yuan ; Cheng, Hsiang-Hui ; Tsai, Shu-Fen ; Yang, Wei-Bin
Author_Institution :
Dept. of Electron. Eng., Nat. Kaohsiung Normal Univ., Kaohsiung, Taiwan
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
388
Lastpage :
391
Abstract :
This paper describes a low power and low area multiphase digital DLL. The architecture of the proposed DLL uses coarse tune loop and fine tune loop to reduce the static phase error and accomplish faster locking time. The DLL was designed using a 0.35 μm standard CMOS process with a 3.3V supply voltage. Simulation results show that the proposed DLL can generate four-phase clock signals ranging from 320 MHz to 500 MHz within a single cycle. At 500 MHz, the peak-to-peak jitter is 6 ps and the total power consumption is 28.3 mW. Moreover, the proposed DLL´s locking time is less than 24 clock cycles and the core area is 0.17 mm2.
Keywords :
CMOS digital integrated circuits; delay lock loops; digital control; jitter; low-power electronics; signal generators; all-digital DLL; dual-loop control; four-phase clock signals; frequency 320 MHz to 500 MHz; low area multiphase digital DLL; low power digital DLL; multiphase clock generator; peak-to-peak jitter; power 28.3 mW; size 0.35 mum; standard CMOS process; static phase error; time 6 ps; voltage 3.3 V; Clocks; Decoding; Delay; Delay lines; Detectors; Jitter; Solid state circuits; Digital DLL; Dual-Loop Control; Multiphase;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
Type :
conf
DOI :
10.1109/ISICir.2011.6131978
Filename :
6131978
Link To Document :
بازگشت