DocumentCode :
3046205
Title :
Considerations for use of high pin count, multilayer PBGAs in engineering workstations
Author :
Towne, David ; Kaul, Sunil ; Verstegen, Brain ; Selna, Erich
Author_Institution :
Sun Microsystems, USA
fYear :
1994
fDate :
12-14 Sep 1994
Firstpage :
349
Abstract :
Area array surface mount packaging is an attractive alternative to high pin count leaded or through-hole packaging technologies due to the reduced area of real estate needed on mother-boards. When considered for use in high performance systems, such as Engineering Workstations, a number of factors must be evaluated. This paper reviews a number of key areas for consideration for the use of high pin count (>350 pins), multilayer (>2 metal layer) Plastic Ball Grid Arrays (PBGAs), which utilize printed circuit board materials as the substrate. While the introduction of PBGAs has been accelerating, most of those introductions have concentrated on lower pin count, 2 metal layer (single core) substrate, overmolded packages
Keywords :
engineering workstations; fine-pitch technology; integrated circuit packaging; integrated circuit reliability; moisture; plastic packaging; surface mount technology; PCB substrate materials; area array surface mount packaging; engineering workstations; high pin count BGA; multilayer BGA; plastic ball grid arrays; printed circuit board materials; Acceleration; Electronics packaging; Inorganic materials; Nonhomogeneous media; Pins; Plastics; Printed circuits; Surface-mount technology; Systems engineering and theory; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing Technology Symposium, 1994. Low-Cost Manufacturing Technologies for Tomorrow's Global Economy. Proceedings 1994 IEMT Symposium., Sixteenth IEEE/CPMT International
Conference_Location :
La Jolla, CA
Print_ISBN :
0-7803-2037-9
Type :
conf
DOI :
10.1109/IEMT.1994.404731
Filename :
404731
Link To Document :
بازگشت