DocumentCode :
3046218
Title :
A power efficient EA modulator based on CBSC IIR filter in 0.18μm CMOS
Author :
Taghizadeh, Mehdi ; Zamani, Majid ; Goodarzi, Payman ; Kazerooni, Ammar Rahimi
Author_Institution :
Dept. of Electr. Eng., Islamic Azad Univ., Kazerun, Iran
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
448
Lastpage :
451
Abstract :
In this paper a second-Order low distortion Sigma-Delta Modulator (SDM) with utilization of comparator-based switched-capacitor (CBSC)-based IIR filter, is explored. The advantages of this new structure are justified by the reductions of power and area. For this purpose IIR filter block can be made with single CBSC gain stage that has the same accuracy and performance of 2nd-order filter with two Op-amps. This design is intended to minimize the power consumption, and maximize dynamic performance. As shown in the simulation result, for a 20-KHz signal bandwidth, the modulator achieves a dynamic range of 70.2 dB and a peak signal-to-noise and distortion ratio (SNDR) of 68 dB with an over-sampling ratio of 64. In addition it consumes 198 μW from a 1.8-V power supply at 2.56MS/s.
Keywords :
CMOS integrated circuits; IIR filters; comparators (circuits); operational amplifiers; sigma-delta modulation; switched capacitor filters; CBSC IIR filter block; CMOS process; bandwidth 20 kHz; comparator-based switched-capacitor; op-amps; peak signal-to-noise and distortion ratio; power 198 muW; power consumption; power efficient ΣΔ modulator; second-order low distortion sigma-delta modulator; size 0.18 mum; voltage 1.8 V; Bandwidth; Capacitors; Finite impulse response filter; Gain; IIR filters; Modulation; Switches; CBSC gain stage; IIR Filter; Sigma Delta Modulator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits (ISIC), 2011 13th International Symposium on
Conference_Location :
Singapore
Print_ISBN :
978-1-61284-863-1
Type :
conf
DOI :
10.1109/ISICir.2011.6131993
Filename :
6131993
Link To Document :
بازگشت