DocumentCode :
3047584
Title :
Testability of sequential circuits with multi-cycle false paths
Author :
Kalla, Priyank ; Ciesielski, Maciej
Author_Institution :
Dept. of Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA, USA
fYear :
1997
fDate :
27 Apr-1 May 1997
Firstpage :
322
Lastpage :
328
Abstract :
This paper investigates the relationship between multi-cycle false paths and the testability of sequential circuits. We show that removal of multi-cycle false paths (either by circuit restructuring or by proper state encoding) improves circuit testability, though not as significantly as one would expect. We then investigate the use of partial scan. We demonstrate the inability of current structure-based scan register selection techniques to select the minimum possible set of registers. We propose a novel and efficient way to exploit the causes of multi-cycle false paths to judiciously choose scan registers for maximum possible testability
Keywords :
automatic testing; integrated circuit testing; integrated logic circuits; logic testing; redundancy; sequential circuits; multi-cycle false paths; partial scan; scan registers; sequential circuits; testability; Automatic testing; Circuit faults; Circuit testing; Clocks; Combinational circuits; Encoding; Redundancy; Registers; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1997., 15th IEEE
Conference_Location :
Monterey, CA
ISSN :
1093-0167
Print_ISBN :
0-8186-7810-0
Type :
conf
DOI :
10.1109/VTEST.1997.600295
Filename :
600295
Link To Document :
بازگشت