DocumentCode :
304862
Title :
Synthesis of VLSI architectures for tree-structured image coding
Author :
Park, Neungsoo ; Bae, Jongwoo ; Prasanna, Viktor K.
Author_Institution :
Dept. of Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA, USA
Volume :
1
fYear :
1996
fDate :
16-19 Sep 1996
Firstpage :
999
Abstract :
We propose VLSI architectures for implementing tree-structured image coding algorithms. A simple data partitioning and mapping technique is used for each processor to have a balanced work load and to work independently of each other. This technique leads to a simple memory access and processor architecture. The proposed parallel architecture has a high throughput rate and is area efficient. It can also be used to realize low-power designs
Keywords :
VLSI; digital signal processing chips; entropy codes; image coding; parallel architectures; transform coding; tree data structures; wavelet transforms; VLSI architectures; area efficient architecture; balanced work load; data mapping; data partitioning; entropy coding; hierarchical image representation; high throughput rate; low power designs; memory access; parallel architecture; processor architecture; tree-structured image coding algorithms; wavelet transform; Binary trees; Bit rate; Computer architecture; Discrete wavelet transforms; Entropy coding; Image coding; Image quality; Partitioning algorithms; Very large scale integration; World Wide Web;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image Processing, 1996. Proceedings., International Conference on
Conference_Location :
Lausanne
Print_ISBN :
0-7803-3259-8
Type :
conf
DOI :
10.1109/ICIP.1996.561074
Filename :
561074
Link To Document :
بازگشت