Title :
Throughput optimization by pipeline alignment of a Self Synchronous FPGA
Author :
Devlin, Benjamin ; Nakura, Toru ; Ikeda, Makoto ; Asada, Kunihiro
Author_Institution :
Dept. of Electron. Eng., Univ. of Tokyo, Tokyo, Japan
Abstract :
We report on the throughput optimization of a self synchronous FPGA (SSFPGA) using benchmark circuits. We find that using a dual pipeline architecture we are able to convert synchronous designs from verilog onto our SSFPGA, and by using pipeline alignment techniques to match pipeline depth we can perform at maximum throughput. We demonstrate 0 to 56.1 times throughput improvement with our pipeline alignment techniques. The pipeline alignment is carried out within the number of logic elements in the array and pipeline buffers in the switching matrix.
Keywords :
buffer circuits; field programmable gate arrays; optimisation; field programmable gate array; pipeline alignment techniques; pipeline buffers; self synchronous FPGA; switching matrix; throughput optimization; Circuits; Design optimization; Field programmable gate arrays; Logic arrays; Pipeline processing; Programmable logic arrays; Random access memory; Switches; Throughput; Wire;
Conference_Titel :
Field-Programmable Technology, 2009. FPT 2009. International Conference on
Conference_Location :
Sydney, NSW
Print_ISBN :
978-1-4244-4375-8
Electronic_ISBN :
978-1-4244-4377-2
DOI :
10.1109/FPT.2009.5377670