DocumentCode :
3050234
Title :
On the design of hybrid DRAM/SRAM memory schemes for fast packet buffers
Author :
García, Jorge ; March, Maribel ; Cerdà, Llorenç ; Corbal, Jesús ; Valero, Mateo
Author_Institution :
Comput. Archit. Dept., Polytech. Univ. of Catalonia, Spain
fYear :
2004
fDate :
2004
Firstpage :
15
Lastpage :
19
Abstract :
We address the design of a packet buffer for future high-speed routers that support line rates as high as OC-3072 (160 Gb/s), and a high number of ports and service classes. We describe a general design for hybrid DRAM/SRAM packet buffers that exploits the bank organization of DRAM. This general scheme includes some designs previously proposed as particular cases. Based on this general scheme, we propose a new scheme that randomly chooses a DRAM memory bank for every transfer between SRAM and DRAM. The numerical results show that this scheme would require an SRAM size almost an order of magnitude lower than previously proposed schemes without the problem of memory fragmentation.
Keywords :
DRAM chips; SRAM chips; buffer storage; electronic switching systems; packet switching; queueing theory; telecommunication network routing; 160 Gbit/s; high-speed routers; hybrid DRAM-SRAM memory schemes; memory banks; packet buffers; virtual output queueing; Bandwidth; Buffer storage; Computer architecture; Data structures; Design optimization; Helium; Proposals; Random access memory; Telecommunication traffic; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Switching and Routing, 2004. HPSR. 2004 Workshop on
Print_ISBN :
0-7803-8375-3
Type :
conf
DOI :
10.1109/HPSR.2004.1303414
Filename :
1303414
Link To Document :
بازگشت