• DocumentCode
    3050848
  • Title

    BIST TPGs for faults in board level interconnect via boundary scan

  • Author

    Chiang, Chen-Huan ; Gupta, Sandeep K.

  • Author_Institution
    Electr. Eng. Syst., Univ. of Southern California, Los Angeles, CA, USA
  • fYear
    1997
  • fDate
    27 Apr-1 May 1997
  • Firstpage
    376
  • Lastpage
    382
  • Abstract
    In this paper we present a new BIST test pattern generator architecture and a methodology to program this architecture to generate tests for any given inter-chip interconnect circuitry via IEEE 1149.1 boundary-scan architecture. The test architecture uses two test pattern generators, a C-TPG that generates test patterns for the control cells in the boundary scan chain and a D-TPG that generates rest patterns for the data cells. The other main component of the test architecture is a lookup table which is programmed to select, for each boundary scan cell, a specific C-TPG or D-TPG stage whose content is shifted into that cell. This test architecture provides a complete BIST solution for interconnect testing. The proposed BIST TPG design procedure uses the notions of incompatibility and conditional incompatibility and generates TPG designs that (i) guarantee that no circuit damage can occur due to multi-driver conflicts, (ii) guarantee the detection of all interconnect faults, (iii) have low area overhead, and (iv) have low test length. The proposed procedure is used to obtain TPG designs that require significantly less test time and area than other TPG designs, for eight interconnect circuits extracted from industrial boards
  • Keywords
    boundary scan testing; built-in self test; integrated circuit interconnections; integrated circuit testing; BIST TPG; C-TPG; D-TPG; IEEE 1149.1 boundary scan architecture; board level inter-chip interconnect circuit; conditional incompatibility; control cell; data cell; fault detection; incompatibility; lookup table; test pattern generator; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Integrated circuit interconnections; System testing; Table lookup; Test pattern generators;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI Test Symposium, 1997., 15th IEEE
  • Conference_Location
    Monterey, CA
  • ISSN
    1093-0167
  • Print_ISBN
    0-8186-7810-0
  • Type

    conf

  • DOI
    10.1109/VTEST.1997.600311
  • Filename
    600311