DocumentCode :
3052809
Title :
VLIW-SCORE: Beyond C for sequential control of SPICE FPGA acceleration
Author :
Kapre, Nachiket ; DeHon, André
Author_Institution :
Imperial Coll. London, London, UK
fYear :
2011
fDate :
12-14 Dec. 2011
Firstpage :
1
Lastpage :
9
Abstract :
Many stand-alone, FPGA-based accelerators separate the implementation of a computation into two components - (1) a large parallel component that is realized as hardware on spatial FPGA fabric and (2) a small control and co-ordination component that is realized as software on embedded soft-core processors like an off-the-shelf Xilinx Microblaze (or host offchip CPU). While this hardware-software partitioning methodology allows the designer to lower design effort when composing the accelerator system, it introduces unnecessary Amdahl´s Law bottlenecks and limits scalability. In this paper, we show how to avoid these limitations with VLIW-SCORE: a combination of a high-level parallel programming framework called SCORE and a custom, hybrid VLIW hardware organization. We demonstrate the benefits of this methodology for the SPICE circuit simulator when implementing the simulation control algorithms. With our spatial mapping flow we are able to improve performance by ≈30% (mean across circuit benchmarks) when compared to the Microblaze implementation for the Xilinx Virtex-6 LX760 FPGA. For complete application acceleration, we see an improved speedup from 1.9× for the Microblaze-based design to 2.6× for the hybrid, custom VLIW implementation when comparing a Xilinx Virtex-6 LX760 FPGA (40nm) with an Intel Core i7 965 CPU (45nm).
Keywords :
SPICE; circuit simulation; embedded systems; field programmable gate arrays; multiprocessing systems; parallel architectures; parallel programming; SPICE FPGA acceleration; SPICE circuit simulator; VLIW-SCORE; Xilinx Virtex-6 LX760 FPGA; co-ordination component; embedded soft core processor; hardware-software partitioning methodology; high-level parallel programming framework; host offchip CPU; hybrid VLIW hardware organization; off-the-shelf Xilinx Microblaze; parallel component; sequential control; simulation control algorithms; spatial FPGA fabric; spatial mapping flow; Computational modeling; Computer architecture; Field programmable gate arrays; Mathematical model; Runtime; SPICE; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology (FPT), 2011 International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-1-4577-1741-3
Type :
conf
DOI :
10.1109/FPT.2011.6132678
Filename :
6132678
Link To Document :
بازگشت