DocumentCode :
3053291
Title :
Decimal Floating-Point Adder and Multifunction Unit with Injection-Based Rounding
Author :
Wang, Liang-Kai ; Schulte, Michael J.
Author_Institution :
Univ. of Wisconsin-Madison, Madison
fYear :
2007
fDate :
25-27 June 2007
Firstpage :
56
Lastpage :
68
Abstract :
Shrinking feature sizes gives more headroom for designers to extend the functionality of microprocessors. The IEEE 754R working group has revised the IEEE 754-1985 standard for binary floating-point arithmetic to include specifications for decimal floating-point arithmetic and IBM recently announced incorporating a decimal floatingpoint unit into their POWER6 processor. As processor support for decimal floating-point arithmetic emerges, it is important to investigate efficient algorithms and hardware designs for common decimal floating-point arithmetic algorithms. This paper presents novel designs for a decimal floating-point adder and a decimal floating-point multifunction unit. To reduce their delay, both the adder and the multifunction unit use decimal injection-based rounding, a new form of decimal operand alignment, and a fast flag-based method for rounding and overflow detection. Synthesis results indicate that the proposed adder is roughly 21% faster and 1.6% smaller than a previous decimal floating-point adder design, when implemented in the same technology. Compared to the decimal floating-point adder, the decimal floating-point multifunction unit provides six additional operations, yet only has 2.8%more delay and 9.7% more area.
Keywords :
IEEE standards; adders; floating point arithmetic; logic design; microprocessor chips; IEEE 754-1985 standard; POWER6 processor; decimal floating-point adder; decimal floating-point multifunction unit; decimal injection-based rounding; decimal operand alignment; microprocessor; Added delay; Algorithm design and analysis; Application software; Database systems; Floating-point arithmetic; Hardware; Microprocessors; Mirrors; Statistics; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 2007. ARITH '07. 18th IEEE Symposium on
Conference_Location :
Montepellier
ISSN :
1063-6889
Print_ISBN :
0-7695-2854-6
Type :
conf
DOI :
10.1109/ARITH.2007.13
Filename :
4272851
Link To Document :
بازگشت