Title :
Improving Solder Joint Reliability of WLP by Means of a Compliant Layer
Author :
Kwang, Lee Hun ; Mun, Lee Sai ; Foong, Soo Yik ; Jiong, Wong Seck
Author_Institution :
Avago Technol. (M) Sdn. Bhd., Penang
Abstract :
The common structure of a wafer level package (WLP) has direct under-bump-metallization (UBM) and solders bumps attached to a silicon chip. These WLP solder joint connections have a relatively low structural compliance to the silicon chip. Studies have shown that low structural compliance typically result in issues with solder joint reliability and shorter fatigue life under thermal cyclic loading (TMCL). However, the reliability of such WLP assemblies can be improved by introducing a layer of low modulus-based material in between the chip and the UBM/solder bump, also known as a compliant layer. This paper studies the reliability of one instance of a WLP with a compliant layer during TMCL. This study was performed via finite element (FE) modeling and then compared with experimental results.
Keywords :
fatigue; finite element analysis; integrated circuit reliability; soldering; wafer level packaging; WLP; compliant layer; direct under-bump-metallization; fatigue life; finite element modeling; modulus-based material; silicon chip; solder joint reliability; solders bumps; thermal cyclic loading; wafer level package; CMOS image sensors; Electronic packaging thermal management; Fatigue; Gold; Image sensors; Manufacturing; Silicon; Soldering; Thermal loading; Wafer scale integration;
Conference_Titel :
Electronics Manufacturing and Technology, 31st International Conference on
Conference_Location :
Petaling Jaya
Print_ISBN :
978-1-4244-0730-9
Electronic_ISBN :
1089-8190
DOI :
10.1109/IEMT.2006.4456439