Title :
Diagnosis of full open defects in interconnect lines with fan-out
Author :
Rodríguez-Montañés, R. ; Arumí, D. ; Figueras, J. ; Einchenberger, S. ; Hora, C. ; Kruseman, B.
Author_Institution :
Dept. d´´Eng. Electron., Univ. Politec. de Catalunya, Barcelona, Spain
Abstract :
The development of accurate diagnosis methodologies is important to solve process problems and achieve fast yield improvement. As open defects are common in CMOS technologies, accurate diagnosis of open defects becomes a key factor. Widely used interconnect full open diagnosis procedures are based on the assumption that neighbouring lines determine the voltage of the defective line. However, this assumption decreases the diagnosis efficiency for opens in interconnect lines with fan-out, when the influence of transistor capacitances becomes important. This work presents a diagnosis methodology for interconnect full open defects where the impact of transistor parasitic capacitances is included. The methodology is able to properly diagnose interconnect opens with fan-out even in the presence of Byzantine behaviour. Diagnosis results for real defective devices from different technology nodes are presented.
Keywords :
CMOS integrated circuits; fault diagnosis; integrated circuit interconnections; Byzantine behaviour; CMOS technology; fan-out; full open defect diagnosis; interconnect lines; transistor parasitic capacitances; CMOS technology; Capacitors; Circuit testing; Fabrication; Integrated circuit interconnections; Logic circuits; Logic gates; Logic testing; Parasitic capacitance; Threshold voltage;
Conference_Titel :
Test Symposium (ETS), 2010 15th IEEE European
Conference_Location :
Praha
Print_ISBN :
978-1-4244-5834-9
Electronic_ISBN :
1530-1877
DOI :
10.1109/ETSYM.2010.5512752