DocumentCode :
3053790
Title :
Study of Dynamic Warpage of Flip Chip Packages under Temperature Reflow
Author :
Chee Kan Lee ; Wei Keat Loh ; Kang Eu Ong ; Chin, Ian
Author_Institution :
Intel Technol. (Malaysia) Sdn. Bhd, Penang
fYear :
2007
fDate :
8-10 Nov. 2007
Firstpage :
185
Lastpage :
190
Abstract :
Flip chip deforms after assembly due to coefficient of thermal expansion mismatch of silicon and substrate coupled with underfills. Issues arise when excessive package warpage leads to improper joint during surface mount technology and increase in assembly yield loss. In this paper, application of shadow moire technique and finite element modeling approach were introduced to study the thermo-mechanical response of various package types, material set and geometrical parameters example silicon die and substrate size. Finite element modeling results showed the package geometry has more influence on warpage with die and package size parameter for package without integrated heat spreader (I-HS).
Keywords :
chip scale packaging; finite element analysis; flip-chip devices; surface mount technology; thermal expansion; thermomechanical treatment; Shadow Moire technique; assembly yield loss; finite element modeling; flip chip packages; package warpage; surface mount technology; temperature reflow; thermal expansion mismatch; thermo-mechanical response; Assembly; Finite element methods; Flip chip; Packaging; Silicon; Solid modeling; Surface-mount technology; Temperature; Thermal expansion; Thermomechanical processes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Manufacturing and Technology, 31st International Conference on
Conference_Location :
Petaling Jaya
ISSN :
1089-8190
Print_ISBN :
978-1-4244-0730-9
Electronic_ISBN :
1089-8190
Type :
conf
DOI :
10.1109/IEMT.2006.4456453
Filename :
4456453
Link To Document :
بازگشت