Title :
Parametric failure analysis of embedded SRAMs using fast & accurate dynamic analysis
Author :
Vatajelu, Elena I. ; Panagopoulos, Georgios ; Roy, Kaushik ; Figueras, Joan
Author_Institution :
Dept. of Electr., Eng., Univ. Politec. de Catalunya (UPC), Barcelona, Spain
Abstract :
Increased die-to-die and on-die variations in scaled technologies can lead to parametric failures (Read/Write/Access) in embedded SRAMs. Conventionally, SRAM bit-cell failure analysis is based on the Static Noise Margin (SNM), a metric that leads to conservative estimate of design yield. In this paper we present a method of dynamic noise margin (DNM) estimation based on the modeling technique developed that can efficiently estimate failures in bit-cells under parameter variations. The proposed DNM estimation method is fast, and can accurately estimate the SRAM yield. Monte Carlo simulation results show that the proposed DNM closely matches the results from SPICE analysis.
Keywords :
Monte Carlo methods; SRAM chips; embedded systems; failure analysis; DNM estimation method; Monte Carlo simulation; SPICE analysis; SRAM bit-cell failure analysis; dynamic noise margin estimation; embedded SRAM; parametric failure analysis; static noise margin; Failure analysis; SRAM DNM; SRAM SNM; SRAM failure analysis; SRAM yield; alpha-power current law;
Conference_Titel :
Test Symposium (ETS), 2010 15th IEEE European
Conference_Location :
Praha
Print_ISBN :
978-1-4244-5834-9
Electronic_ISBN :
1530-1877
DOI :
10.1109/ETSYM.2010.5512778