DocumentCode :
3054414
Title :
A low-cost and scalable test architecture for multi-core chips
Author :
Chi, Chun-Chuan ; Wu, Cheng-Wen ; Li, Jin-Fu
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2010
fDate :
24-28 May 2010
Firstpage :
30
Lastpage :
35
Abstract :
Multi-core architecture has become a mainstream in modern processor and computation-intensive chips. A widely-used multi-core architecture contains identical cores. This paper proposes a low-cost and scalable test architecture for a multi-core chip with identical cores. The test architecture provides test scalability by using a two-dimensional pipelined test access mechanism (TAM). Also, some scan cells of the cores under test are reused as the pipeline registers of the TAM such that the area cost of the proposed test architecture is low. Experimental results show that the proposed test architecture only consumes about 2.6% area for a multi-core chip with 16 Advanced Encryption Standard (AES) cores. Also, the test time for 16 AES cores is only about 1.004 times of that for a single AES core.
Keywords :
computer architecture; microprocessor chips; multiprocessing systems; pipeline processing; advanced encryption standard cores; computation intensive chips; multicore architecture; multicore chips; pipelined test access mechanism; scalable test architecture; Broadcasting; Computer architecture; Costs; Cryptography; Fault diagnosis; Hardware; Pipelines; Registers; Scalability; Testing; array testing; diagnosis; multi-core; scalable test architecture; test; test access mechanism;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2010 15th IEEE European
Conference_Location :
Praha
ISSN :
1530-1877
Print_ISBN :
978-1-4244-5834-9
Electronic_ISBN :
1530-1877
Type :
conf
DOI :
10.1109/ETSYM.2010.5512784
Filename :
5512784
Link To Document :
بازگشت