DocumentCode :
3055449
Title :
Finite element analysis of an improved wafer level package using silicone under bump (SUB) layers
Author :
Gonzalez, M. ; Bulcke, M.V. ; Vandevelde, B. ; Beyne, E. ; Lee, Y. ; Harkness, B. ; Meynen, H.
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2004
fDate :
2004
Firstpage :
163
Lastpage :
168
Abstract :
The low fatigue resistance of solder joints limits the reliability of many types of electronic packages. In this study, the reliability of a wafer level package (WLP) was optimized by introducing a flexible silicone bump between the solder joint and the chip in order to buffer the strains and stresses in the solder during thermal cycling. Silicones are non-conductive materials and therefore a metal layer must be applied over the silicone bump for electrical conductivity. The reliability of the package was optimized by balancing the reliability of the solder joint with that of the metallization. The thermomechanical behavior of the eutectic SnPb solder joints and copper metallization was analyzed using a non-linear 3D finite element model (FEM) and accelerated thermal test cycles. Failure analysis after traditional reliability tests of an actual wafer level package shows good agreement with FEM predictions.
Keywords :
chip scale packaging; circuit optimisation; copper; failure analysis; finite element analysis; integrated circuit metallisation; integrated circuit modelling; integrated circuit reliability; integrated circuit testing; lead alloys; life testing; silicones; solders; thermal stresses; tin alloys; Cu; SUB layers; SnPb; WLP; accelerated thermal test cycling; electronic package reliability; eutectic solder joint thermomechanical behavior; failure analysis; finite element analysis; flexible silicone bump; metallization; nonlinear 3D FEM; package optimization; silicone under bump layers; solder joint fatigue resistance; solder joint strain; solder joint stress; thermal cycling; wafer level package; Capacitive sensors; Electronic packaging thermal management; Electronics packaging; Fatigue; Finite element methods; Metallization; Soldering; Testing; Thermal stresses; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal and Mechanical Simulation and Experiments in Microelectronics and Microsystems, 2004. EuroSimE 2004. Proceedings of the 5th International Conference on
Print_ISBN :
0-7803-8420-2
Type :
conf
DOI :
10.1109/ESIME.2004.1304036
Filename :
1304036
Link To Document :
بازگشت