Title :
Shift switching with domino logic: asynchronous VLSI comparator schemes
Author_Institution :
Dept. of Comput. Sci., SUNY, Geneseo, NY, USA
Abstract :
We present novel asynchronous VLSI comparator schemes which are based an recently proposed shift switch logic and the traditional (precharged) CMOS domino logic. The schemes always produce a semaphore as a by-product of the process to indicate the end of domino process, which requires no additional delay and a minimal number of additional devices. For a large percentage of inputs the computations are much faster than traditional synchronous comparators due to the full utilization of the inherent speed of the circuits. Also the schemes are simple, area compact and stable
Keywords :
CMOS logic circuits; VLSI; asynchronous circuits; comparators (circuits); asynchronous VLSI comparator; precharged CMOS domino logic; semaphore; shift switching; Added delay; Adders; Arithmetic; CMOS logic circuits; Computer science; Logic design; Logic devices; Reconfigurable logic; Switches; Very large scale integration;
Conference_Titel :
VLSI Design, 1997. Proceedings., Tenth International Conference on
Conference_Location :
Hyderabad
Print_ISBN :
0-8186-7755-4
DOI :
10.1109/ICVD.1997.568193