DocumentCode :
3057194
Title :
Block processing structures for fixed point digital filtering
Author :
Wambergue, C. ; Roberts, Richard A.
Author_Institution :
Thomson C.S.F., Bagneux, France
Volume :
7
fYear :
1982
fDate :
30072
Firstpage :
498
Lastpage :
501
Abstract :
This work compares block processing structures using as a figure of merit the product of the chip area needed to implement the structure in NMOS and the reciprocal of the word rate. It considers both distributed arithmetic schemes and conventional multiplier implementation of block filters and compares these structures with conventional filter structures. By fixing the output signal quality of the filters one is able to find the best block processing configurations in terms of the assumed figure of merit.
Keywords :
Arithmetic; Digital filters; Equations; Filtering; Hardware; Limit-cycles; MOS devices; Noise reduction; Signal processing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '82.
Type :
conf
DOI :
10.1109/ICASSP.1982.1171766
Filename :
1171766
Link To Document :
بازگشت