• DocumentCode
    30575
  • Title

    Area efficient diode and on transistor inter-changeable power gating scheme with trim options for SRAM design in nano-complementary metal oxide semiconductor technology

  • Author

    Goel, Ankush ; Sharma, Ratnesh K. ; Gupta, Arpan

  • Author_Institution
    Dept. of Electron. & Commun. Eng., NIT Kurukshetra, Kurukshetra, India
  • Volume
    8
  • Issue
    2
  • fYear
    2014
  • fDate
    Mar-14
  • Firstpage
    100
  • Lastpage
    106
  • Abstract
    Reducing the leakage power in embedded static random access memory (SRAM) memories is critical for low-power applications. Raising the source voltage of SRAM cells through diode transistor in standby mode reduces the leakage currents effectively. However, in order to preserve the state of the cell in standby mode, the source voltage cannot be raised beyond a certain level. To achieve that, the size of the required diode transistor becomes larger, as the supply voltage shrinks in the nano-complementary metal oxide semiconductor (CMOS) technologies. In this work, an area efficient power gating technique with capability of post-silicon trimming of the voltage across SRAM cell is presented. Proposed scheme provides many options to trim the SRAM source voltage (ranging from 50 to 150 mV in steps of 25 mV approximately.) with 3% area overhead when applied to complete SRAM bank. The scheme has been illustrated with a 16 kb SRAM macro at 28 nm CMOS technology at 0.85 V supply voltage. Sector-based power gating is presented which enables leakage savings while memory is in the active mode. The area overhead of the presented scheme is 8% when applied to SRAM bank array split into sectors.
  • Keywords
    CMOS logic circuits; SRAM chips; diodes; logic design; nanoelectronics; CMOS technology; SRAM design; SRAM source voltage; area efficient diode; diode transistor; embedded SRAM memories; leakage currents; leakage power; nanocomplementary metal oxide semiconductor technology; on transistor interchangeable power gating scheme; post silicon trimming; sector based power gating; size 28 nm; trim options; voltage 0.85 V; voltage 25 mV; voltage 50 mV to 150 mV;
  • fLanguage
    English
  • Journal_Title
    Circuits, Devices & Systems, IET
  • Publisher
    iet
  • ISSN
    1751-858X
  • Type

    jour

  • DOI
    10.1049/iet-cds.2013.0205
  • Filename
    6766063