Title :
Performance Analysis of First Order Digital Sigma Delta ADC
Author :
Palagiri, Harsha Vardhini ; Makkena, Madhavi Latha ; Chantigari, Krishna Reddy
Author_Institution :
J.N.T.U., Hyderabad, India
Abstract :
Ever-growing era of mobile and personal wireless networks, motivated research in several fields of engineering resulted in low power and low cost consumer products. The voice band processing required in mobile applications demand for architectures, which can easily be integrated in single chip SoC applications. The conventional approach is to have a dedicated IC outside the digital ICs to perform analog to digital conversion. The motivation of single chip radios demand for integration of such ADC modules on digital cellular related ICs. Mixed signal design is very challenging and hence usually it is preferred to have separate ADC chip before the ASIC/FPGA. In this paper we present a digital sigma delta ADC architecture, which can perfectly be integrated in any digital IC with a targeted sampling rate of 20 kS/s with more than 80 dB dynamic range.
Keywords :
analogue-digital conversion; application specific integrated circuits; delta-sigma modulation; field programmable gate arrays; mobile radio; system-on-chip; ADC chip; ASIC-FPGA; analog to digital conversion; bit rate 20 kbit/s; dedicated IC; digital IC; first order digital sigma delta ADC performance analysis; mixed signal design; mobile networks; personal wireless networks; single chip SoC applications; single chip radios; voice band processing; Application specific integrated circuits; Dynamic range; Field programmable gate arrays; Linearity; Low pass filters; Sigma delta modulation; Very large scale integration; Analog to digital converter; Decimator; Digital Sigma Delta ADC; Inter Modulation; LVDS;
Conference_Titel :
Computational Intelligence, Communication Systems and Networks (CICSyN), 2012 Fourth International Conference on
Conference_Location :
Phuket
Print_ISBN :
978-1-4673-2640-7
DOI :
10.1109/CICSyN.2012.84