DocumentCode :
3058698
Title :
Modeling of perimeter-gated silicon avalanche diodes fabricated in a standard single-well CMOS process
Author :
Akturk, Akin ; Dandin, Marc ; Goldsman, Neil ; Abshire, Pamela
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Maryland, College Park, MD, USA
fYear :
2009
fDate :
9-11 Dec. 2009
Firstpage :
1
Lastpage :
2
Abstract :
We investigate design, fabrication and numerical modeling details of a silicon impact ionization device that was implemented in a standard single-well CMOS process line for use in biomedical applications. Device performance modeling of the perimeter-gated silicon avalanche diode is presented. To lower dark current, tune the current multiplication rate, and change the breakdown voltage, two techniques were develop: First is laying out n-wells close to each other to favorably increase spatial aliasing of diffused dopants, and second is using a gate terminal at the perimeter to modify electric field in the vicinity of the p+-n junction. Results verified by calculations and simulations show that the device can be operated in photon-counter mode with high breakdown voltages and sharp current transitions or in current multiplication mode as in solid-state impact ionization multipliers.
Keywords :
avalanche photodiodes; biomedical electronics; biomedical equipment; dark conductivity; elemental semiconductors; impact ionisation; p-n junctions; photodetectors; photon counting; semiconductor device breakdown; semiconductor device models; silicon; Si; biomedical applications; breakdown voltage; current multiplication mode; current multiplication rate; current transitions; dark current; diffused dopants; gate terminal; p+-n junction; perimeter-gated silicon avalanche diode design; photon counter mode; silicon impact ionization device modeling; single photon avalanche diode fabrication; solid-state impact ionization multiplier; spatial aliasing; standard single-well CMOS process; CMOS process; Dark current; Diodes; Fabrication; Impact ionization; Numerical models; Process design; Semiconductor device modeling; Semiconductor process modeling; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Device Research Symposium, 2009. ISDRS '09. International
Conference_Location :
College Park, MD
Print_ISBN :
978-1-4244-6030-4
Electronic_ISBN :
978-1-4244-6031-1
Type :
conf
DOI :
10.1109/ISDRS.2009.5378222
Filename :
5378222
Link To Document :
بازگشت