DocumentCode :
3058708
Title :
Error Detection and Correction - A novel technique implementing Dual Rail Logic and Rollback recovery Architecture
Author :
Degroat, Joanne E. ; Ramswamy, Charanya
Author_Institution :
Dept. of Electr. & Comput. Eng., Ohio State Univ., Columbus, OH
fYear :
2008
fDate :
16-18 July 2008
Firstpage :
89
Lastpage :
91
Abstract :
This paper investigates a computer architecture that provides fault detection in the execution elements, redundancy and error coding in memory storage elements, and incorporates software that allows rollback to a recovery boundary in the executing program when errors do occur. The architecture is intended for use in an environment where any errors encountered would be in the processors current computational instructions. The use of dual-rail logic is proposed for the purpose of providing single-bit error detection in computational units. This approach will be step towards creating a reliable computation environment in space based applications where the environment is quite hostile to computing systems.
Keywords :
adders; error correction; error detection; logic circuits; computing systems; dual rail logic; error coding; error correction; memory storage elements; rollback recovery architecture; single-bit error detection; Adders; Circuits; Computer architecture; Computer errors; Costs; Error correction; Fault detection; Logic; Rails; Redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference, 2008. NAECON 2008. IEEE National
Conference_Location :
Dayton, OH
ISSN :
7964-0977
Print_ISBN :
978-1-4244-2615-7
Electronic_ISBN :
7964-0977
Type :
conf
DOI :
10.1109/NAECON.2008.4806522
Filename :
4806522
Link To Document :
بازگشت