• DocumentCode
    3058932
  • Title

    Utilizing register transfer level false paths for circuit optimization with a logic synthesis tool

  • Author

    Iwagaki, Tsuyoshi ; Mikami, Takuya ; Ichihara, Hideyuki ; Inoue, Takeru

  • Author_Institution
    Grad. Sch. of Inf. Sci., Hiroshima City Univ., Hiroshima, Japan
  • fYear
    2012
  • fDate
    2-5 Dec. 2012
  • Firstpage
    615
  • Lastpage
    618
  • Abstract
    This paper presents a circuit optimization flow with a logic synthesis tool in a situation where register transfer level (RTL) false paths are given. RTL false path information can be utilized to obtain a more optimized circuit in logic synthesis. It is important to consider which RTL false paths are useful in logic synthesis so that an optimized circuit can be synthesized efficiently. The characteristics of such effective RTL false paths are analyzed from synthesis results in preliminary experiments. On the basis of the analysis, this paper formulates the problem of selecting RTL false paths and proposes a solution for it. Experimental results show that the proposed false path selection algorithm is effective in reducing area, delay and synthesis time compared with several possible false path selection methods.
  • Keywords
    circuit optimisation; logic circuits; circuit optimization flow; false path selection algorithm; logic synthesis tool; register transfer level false path; Central Processing Unit; Delay; Design automation; Logic gates; Optimization; Registers; Very large scale integration; Logic synthesis; area and delay optimization; false path selection; register transfer level false path;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Circuits and Systems (APCCAS), 2012 IEEE Asia Pacific Conference on
  • Conference_Location
    Kaohsiung
  • Print_ISBN
    978-1-4577-1728-4
  • Type

    conf

  • DOI
    10.1109/APCCAS.2012.6419110
  • Filename
    6419110