DocumentCode :
3059279
Title :
An XML Schema for Representing Reusable IP Cores for Reconfigurable Computing
Author :
Rollins, Nathaniel ; Arnesen, Adam ; Wirthlin, Michael
Author_Institution :
Electr. & Comput. Eng., Brigham Young Univ., Provo, UT
fYear :
2008
fDate :
16-18 July 2008
Firstpage :
190
Lastpage :
197
Abstract :
The reuse of intellectual property (IP) cores within reconfigurable computing systems is a promising approach for improving the productivity of reconfigurable system design. Further, there are a large variety of reusable IP cores available for a variety of application-specific functions. These cores, however, are created from different design tools and are difficult to integrate into a single reconfigurable system design. To facilitate the reuse of these cores, an XML schema has been created for representing the essential details of a core in a reconfigurable computing design environment. This paper presents this XML schema and describes how it can be used to facilitate reuse in reconfigurable computing systems.
Keywords :
XML; field programmable gate arrays; reconfigurable architectures; XML schema; intellectual property reuse; reconfigurable computing systems; reconfigurable system design; reusable IP cores; single reconfigurable system design; Computational efficiency; Computer applications; Computer interfaces; Costs; Design engineering; Digital circuits; Field programmable gate arrays; Intellectual property; Productivity; XML;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Aerospace and Electronics Conference, 2008. NAECON 2008. IEEE National
Conference_Location :
Dayton, OH
ISSN :
7964-0977
Print_ISBN :
978-1-4244-2615-7
Electronic_ISBN :
7964-0977
Type :
conf
DOI :
10.1109/NAECON.2008.4806545
Filename :
4806545
Link To Document :
بازگشت