Title :
Reconfigurable firewall unit by wave-pipelined operations
Author :
Sato, Tomoaki ; Imaruoka, Syuya ; Fukase, Masa-aki
Author_Institution :
C&C Syst. Center, Hirosaki Univ., Hirosaki
Abstract :
A firewall unit of H-HIPS (Hardware- and Host-Based Intrusion Prevention System) is needed for reduction of unauthorized access detecting circuits. Because H-HIPS has been achieved by using FPGA, generated circuits by logic synthesis software operate with low-speed clock signals. For operating with high-speed clock signals, pipelined circuits are required. They cause consumption of LUTs (LookUp Table) and registers and increase of power consumption. In this paper, we propose wave-pipelined operation of the firewall unit without reconstruction of circuits. Wave-pipelined circuits have never been achieved without them. We show the unit by wave-pipelined operation can use clock signals of the frequency twice by the gate-level simulation.
Keywords :
authorisation; computer viruses; field programmable gate arrays; pipeline processing; table lookup; FPGA; hardware-based intrusion prevention system; host-based intrusion prevention system; logic synthesis software; lookup table; reconfigurable firewall unit; wave-pipelined operations; Circuit synthesis; Clocks; Energy consumption; Field programmable gate arrays; Logic circuits; Reconfigurable logic; Registers; Signal generators; Signal synthesis; Table lookup;
Conference_Titel :
Intelligent Signal Processing and Communications Systems, 2008. ISPACS 2008. International Symposium on
Conference_Location :
Bangkok
Print_ISBN :
978-1-4244-2564-8
Electronic_ISBN :
978-1-4244-2565-5
DOI :
10.1109/ISPACS.2009.4806694