DocumentCode :
3062092
Title :
Techniques for a low-voltage low-power linear MOS transconductor
Author :
Matsumoto, Fujihiko ; Miyazawa, Toshio ; Nakamura, Shintaro ; Noguchi, Yasuaki
Author_Institution :
Dept. of Appl. Phys., Nat. Defense Acad., Yokosuka
fYear :
2009
fDate :
8-11 Feb. 2009
Firstpage :
1
Lastpage :
4
Abstract :
A bias-offset transconductor is known as a linear MOS transconductor. The transconductor requires some peripheral circuits, which are a floating voltage source and a biasing current source. This paper presents a design of a linear transconductor/multiplier for low-voltage and low-power operation with two techniques. One is a method to realize high-accuracy floating voltage source employing low-voltage cascode current mirrors. The other is use of the adaptively biasing circuit to reduce wasteful operating current without reduction of the operating range. Simulation results show that the proposed techniques are effective to realize low-voltage low-power transconductor.
Keywords :
MIS devices; analogue processing circuits; signal processing equipment; adaptively biasing circuit; linear MOS transconductor; linear multiplier; Circuits; MOSFETs; Mirrors; Physics; Signal processing; Tail; Threshold voltage; Transconductance; Transconductors; Virtual reality;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Intelligent Signal Processing and Communications Systems, 2008. ISPACS 2008. International Symposium on
Conference_Location :
Bangkok
Print_ISBN :
978-1-4244-2564-8
Electronic_ISBN :
978-1-4244-2565-5
Type :
conf
DOI :
10.1109/ISPACS.2009.4806700
Filename :
4806700
Link To Document :
بازگشت