DocumentCode
3065637
Title
Optimal choice of intermediate latching to maximize throughput in VLSI circuits
Author
Cappello, P. ; Lapaugh, Andrea ; Steiglitz, Kenneth
Author_Institution
University of California, Santa Barbara, CA
Volume
8
fYear
1983
fDate
30407
Firstpage
935
Lastpage
938
Abstract
This paper investigates the optimal tradeoff between the degree of intermediate latching and cost in special-purpose VLSI chips, using the measure AP, where A is the chip area and P is the period (the reciprocal of throughput). The results show that significant reductions in AP-product (reciprocal of throughput per unit area) can be achieved by-intermediate latching in many typical signal processing applications, for a wide range of circuit parameters.
Keywords
Clocks; Combinational circuits; Delay effects; Driver circuits; Latches; Logic; Signal processing; Throughput; Timing; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '83.
Type
conf
DOI
10.1109/ICASSP.1983.1172150
Filename
1172150
Link To Document