Title :
The Architecture of Fast H.264 CAVLC Decoder and its FPGA Implementation
Author :
George, Tony Gladvin ; Malmurugan, N.
Author_Institution :
Vinayaka Mission´´s Univ., Vinayaka
Abstract :
In this paper, we present a fast architecture of realtime CAVLC decoder (CAVLD) implemented in a FPGA. The real-time performance is achieved by exploring the pipelining possibilities between the sub- modules and multi sub-symbol decoding. The implemented fast CAVLD architecture, when integrated with H264 decoder was capable of parsing at 30 fps for 1080 p streams for an encoded bit stream at a bit rate of 200 Mbps to achieve the real-time performance, while the clock is operated at 74.25 MHz. The result numbers of ALUs are 3266 and the critical path is within 10.5 ns.
Keywords :
adaptive codes; decoding; field programmable gate arrays; variable length codes; video coding; FPGA; bit rate 200 Mbit/s; context adaptive variable length coding algorithm; fast H.264 CAVLC decoder; frequency 74.25 MHz; multisubsymbol decoding; time 10.5 ns; video coding; Bit rate; Clocks; Educational institutions; Field programmable gate arrays; Hardware; Iterative decoding; Pipeline processing; Predictive models; Statistical analysis; Video sequences;
Conference_Titel :
Intelligent Information Hiding and Multimedia Signal Processing, 2007. IIHMSP 2007. Third International Conference on
Conference_Location :
Kaohsiung
Print_ISBN :
978-0-7695-2994-1
DOI :
10.1109/IIH-MSP.2007.291