DocumentCode :
3066712
Title :
A general second-order lock detector for type I PLLs
Author :
Stensby, John
Author_Institution :
Dept. of Electr. & Comput. Eng., Alabama Univ., Huntsville, AL, USA
fYear :
1992
fDate :
12-15 Apr 1992
Firstpage :
654
Abstract :
A simple phase-locked-loop (PLL) lock detector can be constructed from a quadrature phase detector. Unfortunately, a DC component may exist in this detector´s output under false lock conditions. This DC component may operate a phase-locked receiver´s coherent automatic gain control (AGC) system. It is possible that the AGC system could adjust the receiver gain to produce a nominal value for the unwanted DC component. The receiver would appear to be operating properly when, in fact, it was not. A PLL lock theory is presented, and an ideal detector is discussed which is free of this problem. The first-order approximation of the ideal lock detector is shown to be the classical phase quadrature lock detector. This is followed by the development of a second-order approximation of the ideal detector. Finally, the theory is applied to a simple example, and a block diagram of a second-order lock detector for this example is given
Keywords :
automatic gain control; detector circuits; phase-locked loops; radio receivers; AGC system; PLL lock theory; coherent AGC system; first-order approximation; general second-order lock detector; ideal detector; quadrature phase detector; radio receiver; second-order approximation; type I PLL; Circuits; Delay effects; Detectors; Equations; Frequency locked loops; Low pass filters; Phase detection; Phase locked loops; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Southeastcon '92, Proceedings., IEEE
Conference_Location :
Birmingham, AL
Print_ISBN :
0-7803-0494-2
Type :
conf
DOI :
10.1109/SECON.1992.202278
Filename :
202278
Link To Document :
بازگشت