Title :
An arbitrarily fast block processing architecture for decision feedback equalizers
Author :
Yu, Meng-Lin ; Azadet, Kamran
Author_Institution :
Lucent Technol., AT&T Bell Labs., Holmdel, NJ, USA
Abstract :
In this paper, a novel architecture is proposed to solve the decision feedback equalizer (DFE) critical path problem by parallel processing. This architecture uses the block processing technique. A block processing DFE with block factor of N takes N inputs and produces N outputs in parallel. Since each output computation depends on previous decisions, the computation of the N outputs forms a dependency chain in block processing DFEs and requires N-1 multiplexing delay time when it is done sequentially. Our architecture employs a fast, O(logN) multiplexing delay algorithm to resolve the output dependency and thus speeds up parallel block processing DFEs. Further, our architecture can be used with pipelining to completely eliminate the critical path problem. This architecture enables digital DFEs to be used in many important applications, such as very high speed data communication systems
Keywords :
data communication equipment; decision feedback equalisers; delays; multiplexing; pipeline processing; block factor; block processing architecture; critical path problem; decision feedback equalizers; dependency chain; multiplexing delay time; output computation; parallel block processing DFEs; pipelining; very high speed data communication systems; Clocks; Computer architecture; Data communication; Decision feedback equalizers; Delay effects; Digital communication; Ethernet networks; Parallel processing; Pipeline processing; SONET;
Conference_Titel :
VLSI Technology, Systems, and Applications, 1999. International Symposium on
Conference_Location :
Taipei
Print_ISBN :
0-7803-5620-9
DOI :
10.1109/VTSA.1999.786028