DocumentCode :
3067122
Title :
Architecture and instruction set of a programmable LSI digital filter
Author :
Terepin, Stephen ; Loewenstein, Paul
Author_Institution :
Fairchild Advanced Research and Development Laboratory, Palo Alto, CA
Volume :
8
fYear :
1983
fDate :
30407
Firstpage :
435
Lastpage :
438
Abstract :
This paper describes an LSI data stream processor that has been optimised for filtering algorithms. Its novel serial architecture achieves high throughput by performing many operations concurrently, and permits long data wordlengths in a compact NMOS implementation. The instruction set supports recursive and nonrecursive filters and a variety of nonlinear signal processing functions.
Keywords :
Arithmetic; Bandwidth; Decoding; Digital filters; Large scale integration; Random access memory; Read-write memory; Registers; Sampling methods; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '83.
Type :
conf
DOI :
10.1109/ICASSP.1983.1172216
Filename :
1172216
Link To Document :
بازگشت